5-Stage Pipelined RV32I RISC-V Core design in Verilog-2005. It has 32 GPIO pins and it is FPGA synthesible. - View it on GitHub
Star
1
Rank
5993585